#### UNIVERSIDAD CARLOS III DE MADRID

## Computer Structure Exam

You have 1:30 hrs for this exam.

You may **NOT** use any handouts, lecture notes, books, calculators, nor any other external help.

# **Exercise 1.** What is the representation of the following numbers:

- a) -32 in one's complement with 6 bits
- b) -31 in two's complement with 7 bits
- c) -8 in sign-magnitude with 6 bits
- d) 12 in two's complement with 5 bits

# **Solution**

- a) -32 one's complement with 6 bits The range is [-31, 31], then the number cannot be represented.
- b) -31 in two's complement with 7 bits 31 in binary with 7 bits is 0011111. Complement: 1100000, and add 1, the results is : 1100001
- c) -8 in sign-magnitude with 6 bits 101000
- d) 12 in two's complement with 5 bits 01100

### Exercise 2. Represent the number -4.625 using the IEEE 754 single precision format

### **Solution**

$$-4,625_{(10} = -100,101_{(2} = -100,101 \times 2^0 = 1,00101 \times 2^2$$

Sign = 1, ngative number

Exponent = 2 + 127 = 129 = 10000001

Mantissa = 0010100000...00000

**Exercise 3** Describe a MIPS instruction that uses indirect register as addressing mode. Describe this type of addressing mode.

### **Solution**

The operand to load in \$11 is stored in the address stored in register \$12.

**Exercise 4.** Consider a 64 bit processor, with 36 registers and 130 machine instructions. Given the following hypothetical instruction: beqz  $$\pm 1$ ,  $n($\pm 2)$ ,  $m($\pm 3)$  where  $$\pm 1$ ,  $$\pm 2$  and  $$\pm 3$  are registers, and n and m are numbers that represent displacements. Show a possible format for this instruction assuming that the instruction occupies one word.

### **Solution**

We need 8 bits to represent the operation code.

We need 6 bits to represent a register in this computer.

The format is the following:

| CO | t1 | n  | t2 | m  | t3 |
|----|----|----|----|----|----|
| 8  | 6  | 19 | 6  | 19 | 6  |

**Exercise 5.** Consider a function called func that receives four integer values as parameters and returns one integer value. Given the following fragment:

```
.data
a: .word 5
b: .word 7
c: .word 9
```

.text

Write the code needed to invoke the previous function with the parameters: a, b, c and 17. The value returned by the function must be printed using the appropriate system call.

### **Solution**

```
lw
         $a0, a
         $a1, b
lw
         $a2, c
lw
li
         $a3, 17
jal
         func
         $a0, $v0
move
         $v0, 1
syscall
         $a0, $v1
move
syscall
```

**Exercise 6.** Given the following definition of an integer array:

```
array: .word 10, 20, 7, 830, 40, 6, 5, 7 \#
```

Write an assembly code to print the number of times that the number 7 is found in the array.

## solution

```
$t0, array
 la
 li
           $t1, 0
                                       index
 li
           $t2, 8
                                        number of elements
 li
           $t3,
                7
 li
          $t4, 0
                                        counter
bucle:
          bge $t1,
                    $t2,
                           fin
          lw $t5,
                   ($t0)
          bne $t5, $t3, noContar
          add $t4, $t4, 1
noContar: addi $t0, $t0, 4
          addi $t1, $t1,
fin:
          li $v0, 1
          move $a0, $t4
                                      ; print
          syscall
```

**Exercise 7.** Consider the following 32-bit computer. The processor has 32 registers and uses one cycle for decoding instructions. The main memory needs one cycle in reading and writing memory operations.



Reply:

- a) Write the control signals needed to execute the elemental operation R8 ← IR, where R8 is the register "8" of the register bank..
- **b)** If the control signals T5 and C9 are activated in one clock cycle, indicate the elemental operation implemented by this control signals.
- c) Write the sequence of elemental operations and control signals (fetch included) needed to execute the instruction li \$t0, 20.

### **Solution**

a) RC = 01000, SC y T8

b)  $RT1 \leftarrow RT3$ 

c) Cycle 0: MAR ← PC Cycle 1: MBR ← MP

 $PC \leftarrow PC + 4$ Cycle 2: RI  $\leftarrow$  MBR

Cycle 3: Decoding
Cycle 4:  $$t0 \leftarrow RI(20)$ 

Signals: T4, C3 Signals: Td, L, C2

C4

Signals: T3, C6